Datasheet - STB30N65M2AG - Automotive-grade N-channel 650 ... · 2. ISD ≤ 20 A, di/dt ≤ 400...
Transcript of Datasheet - STB30N65M2AG - Automotive-grade N-channel 650 ... · 2. ISD ≤ 20 A, di/dt ≤ 400...
13
TAB
D²PAK
2
D(2, TAB)
G(1)
S(3)AM01475V1
FeaturesOrder code VDS RDS(on) max. ID
STB30N65M2AG 650 V 0.18 Ω 20 A
• AEC-Q101 qualified • Extremely low gate charge• Excellent output capacitance (COSS) profile• 100% avalanche tested• Zener-protected
Applications• Switching applications
DescriptionThis device is an N-channel Power MOSFET developed using MDmesh M2technology. Thanks to its strip layout and an improved vertical structure, the deviceexhibits low on-resistance and optimized switching characteristics, rendering itsuitable for the most demanding high efficiency converters.
Product status link
STB30N65M2AG
Product summary
Order code STB30N65M2AG
Marking 30N65M2
Package D²PAK
Packing Tape and reel
Automotive-grade N-channel 650 V, 0.15 Ω typ., 20 A MDmesh M2 Power MOSFET in a D²PAK package
STB30N65M2AG
Datasheet
DS12263 - Rev 2 - December 2019For further information contact your local STMicroelectronics sales office.
www.st.com
1 Electrical ratings
Table 1. Absolute maximum ratings
Symbol Parameter Value Unit
VGS Gate-source voltage ±25 V
ID Drain current (continuous) at TC = 25 °C 20 A
ID Drain current (continuous) at TC = 100 °C 13 A
IDM (1) Drain current (pulsed) 55 A
PTOT Total power dissipation at TC = 25 °C 190 W
IAR Avalanche current, repetitive or not-repetitive (pulse width limited by TJ max) 2.4 A
EAS Single pulse avalanche energy (starting TJ = 25 °C, ID = IAR, VDD = 50 V) 760 mJ
dv/dt (2) Peak diode recovery voltage slope 15 V/ns
dv/dt (3) MOSFET dv/dt ruggedness 50 V
Tstg Storage temperature range-55 to 150
°C
TJ Operating junction temperature range °C
1. Pulse width limited by safe operating area.2. ISD ≤ 20 A, di/dt ≤ 400 A/μs; VDS peak < V(BR)DSS, VDD = 520 V.
3. VDS ≤ 520 V.
Table 2. Thermal data
Symbol Parameter Value Unit
Rthj-case Thermal resistance junction-case 0.66 °C/W
Rthj-pcb (1) Thermal resistance junction-pcb 30 °C/W
1. When mounted on 1inch² FR-4 board, 2 oz Cu.
STB30N65M2AGElectrical ratings
DS12263 - Rev 2 page 2/15
2 Electrical characteristics
(TC = 25 °C unless otherwise specified)
Table 3. On /off states
Symbol Parameter Test conditions Min. Typ. Max. Unit
V(BR)DSS Drain-source breakdown voltage VGS = 0 V, ID = 1 mA 650 V
IDSS Zero gate voltage drain currentVGS = 0 V, VDS = 650 V 1 µA
VGS = 0 V, VDS = 650 V, TC = 125 °C (1) 100 µA
IGSS Gate-body leakage current VGS = ±25 V, VDS = 0 V ±10 µA
VGS(th) Gate threshold voltage VDS = VGS, ID = 250 µA 2 3 4 V
RDS(on) Static drain-source on-resistance VGS = 10 V, ID = 10 A 0.15 0.18 Ω
1. Defined by design, not subject to production test.
Table 4. Dynamic
Symbol Parameter Test conditions Min. Typ. Max. Unit
Ciss Input capacitance
VDS = 100 V, f = 1 MHz, VGS = 0 V
- 1440 - pF
Coss Output capacitance - 60 - pF
Crss Reverse transfer capacitance - 0.5 - pF
Coss eq (1) Equivalent capacitance timerelated VDS = 0 to 520 V, VGS = 0 V - 307 - pF
RG Intrinsic gate resistance f = 1 MHz open drain - 4.9 - Ω
Qg Total gate charge VDD = 520 V, ID = 20 A, VGS = 0 to 10 V
(see Figure 14. Test circuit for gatecharge behavior)
- 30.8 - nC
Qgs Gate-source charge - 6.8 - nC
Qgd Gate-drain charge - 10.2 - nC
1. Coss eq. is defined as a constant equivalent capacitance giving the same charging time as Coss when VDS increases from 0to 80% VDSS
Table 5. Switching times
Symbol Parameter Test conditions Min. Typ. Max Unit
td(on) Turn-on delay time VDD = 325 V, ID = 10 A,
RG = 4.7 Ω, VGS = 10 V
(see Figure 13. Test circuit for resistiveload switching times andFigure 18. Switching time waveform)
- 15 - ns
tr Rise time - 8 - ns
td(off) Turn-off delay time - 58 - ns
tf Fall time - 10 - ns
STB30N65M2AGElectrical characteristics
DS12263 - Rev 2 page 3/15
Table 6. Source drain diode
Symbol Parameter Test conditions Min. Typ. Max. Unit
ISD Source-drain current - 20 A
ISDM (1) Source-drain current (pulsed) - 55 A
VSD (2) Forward on voltage ISD = 20 A, VGS = 0 V - 1.6 V
trr Reverse recovery time ISD = 20 A, di/dt = 100 A/µs, VDD = 60 V
(see Figure 15. Test circuit for inductiveload switching and diode recovery times)
- 250 ns
Qrr Reverse recovery charge - 2.0 µC
IRRM Reverse recovery current - 16 A
trr Reverse recovery time ISD = 20 A, di/dt = 100 A/µs,
VDD = 60 V, TJ = 150 °C
(see Figure 15. Test circuit for inductiveload switching and diode recovery times)
- 380 ns
Qrr Reverse recovery charge - 3.3 µC
IRRM Reverse recovery current - 18 A
1. Pulse width limited by safe operating area.2. Pulsed: pulse duration = 300 µs, duty cycle 1.5 %.
STB30N65M2AGElectrical characteristics
DS12263 - Rev 2 page 4/15
2.1 Electrical characteristics (curves)
Figure 1. Safe operating area
GADG171220191449SOA
101
100
10-1
10-2
10-1 100 101 102
ID (A)
VDS (V)
tp =100µs
tp =1µs
tp =10µs
tp =1msTC = 25 °CTJ ≤ 150 °CSingle pulse
Operat
ion in
this
area
is lim
ited b
y RDS(on
)
V(BR)DSS
IDM
tp =10ms
RDS(on) max.
Figure 2. Maximum transient thermal impedance
GADG131220191051ZTH
10 -1
10 -2
10 -3
10 -6 10 -5 10 -4 10 -3 10 -2 10 -1 tp (s)
ZthJ-C°C/W
Single pulse
duty=0.5
0.05
0.10.2
0.3
0.4
Figure 3. Typical output characteristics
GADG171220191534OCH
50
40
30
20
10
00 5 10 15
ID (A)
VDS (V)
VGS =4V
VGS =5V
VGS =6VVGS = 7, 8, 9, 10 V
Figure 4. Typical output characteristics
GADG171220191551TCH
50
40
30
20
10
02 3 4 5 6 7
ID (A)
VGS (V)
VDS = 20 V
Figure 5. Typical gate charge characteristics
GADG171220191606QVG
600
500
400
300
200
100
0
12
10
8
6
4
2
00 5 10 15 20 25 30 35 Qg (nC)
Qg
Qgs Qgd
VDD = 520 V, ID = 20 AVDS (V)
VGS (V)
Figure 6. Typical drain-source on-resistance
GADG171220191638RID
0.160
0.155
0.150
0.145
0.1400 4 8 12 16 20 ID (A)
VGS = 10 V
RDS(on) (Ω)
STB30N65M2AGElectrical characteristics (curves)
DS12263 - Rev 2 page 5/15
Figure 7. Typical capacitance characteristics
GADG171220191651CVR
10 4
10 3
10 2
10 1
10 0
10 -1
10 -1 10 0 10 1 10 2
C (pF)
VDS (V)
CISS
COSS
CRSS
f = 1 MHz
Figure 8. Typical output capacitance stored energy
GADG171220191707EOS
10
8
6
4
2
00 100 200 300 400 500 600
EOSS (µJ)
VDS (V)
Figure 9. Normalized gate threshold vs temperature
GADG131220191013VTH
1.1
1.0
0.9
0.8
0.7
0.6-75 -25 25 75 125
VGS(th) (norm.)
TJ (°C)
ID = 250 μA
Figure 10. Normalized on-resistance vs temperature
GADG131220191015RON
2.5
2.0
1.5
1.0
0.5
0.0-75 -25 25 75 125
RDS(on) (norm.)
TJ (°C)
VGS = 10 VID = 5 A
Figure 11. Normalized breakdown voltage vs temperature
GADG131220191017BDV
1.10
1.05
1.00
0.95
0.90
0.85-75 -25 25 75 125
V(BR)DSS (norm.)
TJ (°C)
ID = 1 mA
Figure 12. Typical reverse diode forward characteristics
GADG171220191720SDF
1.0
0.9
0.8
0.7
0.6
0.50 4 8 12 16 20
VSD (V)
ISD (A)
TJ = -50 °C
TJ = 25 °C
TJ = 150 °C
STB30N65M2AGElectrical characteristics (curves)
DS12263 - Rev 2 page 6/15
3 Test circuits
Figure 13. Test circuit for resistive load switching times
AM01468v1
VD
RG
RL
D.U.T.
2200μF VDD
3.3μF+
pulse width
VGS
Figure 14. Test circuit for gate charge behavior
AM01469v10
47 kΩ
2.7 kΩ
1 kΩ
IG= CONST100 Ω D.U.T.
+pulse width
VGS
2200μF
VG
VDD
RL
Figure 15. Test circuit for inductive load switching anddiode recovery times
AM01470v1
AD
D.U.T.S
B
G
25 Ω
A A
B B
RG
GD
S
100 µH
µF3.3 1000
µF VDD
D.U.T.
+
_
+
fastdiode
Figure 16. Unclamped inductive load test circuit
AM01471v1
VD
ID
D.U.T.
L
VDD+
pulse width
Vi
3.3µF
2200µF
Figure 17. Unclamped inductive waveform
AM01472v1
V(BR)DSS
VDDVDD
VD
IDM
ID
Figure 18. Switching time waveform
AM01473v1
0
VGS 90%
VDS
90%
10%
90%
10%
10%
ton
td(on) tr
0
toff
td(off) tf
STB30N65M2AGTest circuits
DS12263 - Rev 2 page 7/15
4 Package information
In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages,depending on their level of environmental compliance. ECOPACK specifications, grade definitions and productstatus are available at: www.st.com. ECOPACK is an ST trademark.
4.1 D²PAK (TO-263) type A package information
Figure 19. D²PAK (TO-263) type A package outline
0079457_26
STB30N65M2AGPackage information
DS12263 - Rev 2 page 8/15
Table 7. D²PAK (TO-263) type A package mechanical data
Dim.mm
Min. Typ. Max.
A 4.40 4.60
A1 0.03 0.23
b 0.70 0.93
b2 1.14 1.70
c 0.45 0.60
c2 1.23 1.36
D 8.95 9.35
D1 7.50 7.75 8.00
D2 1.10 1.30 1.50
E 10.00 10.40
E1 8.30 8.50 8.70
E2 6.85 7.05 7.25
e 2.54
e1 4.88 5.28
H 15.00 15.85
J1 2.49 2.69
L 2.29 2.79
L1 1.27 1.40
L2 1.30 1.75
R 0.40
V2 0° 8°
STB30N65M2AGD²PAK (TO-263) type A package information
DS12263 - Rev 2 page 9/15
Figure 20. D²PAK (TO-263) recommended footprint (dimensions are in mm)
Footprint_26
STB30N65M2AGD²PAK (TO-263) type A package information
DS12263 - Rev 2 page 10/15
4.2 D²PAK packing information
Figure 21. D²PAK tape outline
STB30N65M2AGD²PAK packing information
DS12263 - Rev 2 page 11/15
Figure 22. D²PAK reel outline
A
D
B
Full radius
Tape slot in core for tape start
2.5mm min.width
G measured at hub
C
N
40mm min. access hole at slot location
T
AM06038v1
Table 8. D²PAK tape and reel mechanical data
Tape Reel
Dim.mm
Dim.mm
Min. Max. Min. Max.
A0 10.5 10.7 A 330
B0 15.7 15.9 B 1.5
D 1.5 1.6 C 12.8 13.2
D1 1.59 1.61 D 20.2
E 1.65 1.85 G 24.4 26.4
F 11.4 11.6 N 100
K0 4.8 5.0 T 30.4
P0 3.9 4.1
P1 11.9 12.1 Base quantity 1000
P2 1.9 2.1 Bulk quantity 1000
R 50
T 0.25 0.35
W 23.7 24.3
STB30N65M2AGD²PAK packing information
DS12263 - Rev 2 page 12/15
Revision history
Table 9. Document revision history
Date Revision Changes
05-Sep-2017 1 First release
18-Dec-2019 2
Updated Section 1 Electrical ratings.
Updated Section 2 Electrical characteristics.
Updated Section 2.1 Electrical characteristics (curves).
Minor text changes.
STB30N65M2AG
DS12263 - Rev 2 page 13/15
Contents
1 Electrical ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .2
2 Electrical characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .3
2.1 Electrical characteristics (curves) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5
3 Test circuits . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .7
4 Package information. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .8
4.1 D²PAK (TO-263) type A package information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
4.2 D²PAK type A packing information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10
Revision history . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .13
STB30N65M2AGContents
DS12263 - Rev 2 page 14/15
IMPORTANT NOTICE – PLEASE READ CAREFULLY
STMicroelectronics NV and its subsidiaries (“ST”) reserve the right to make changes, corrections, enhancements, modifications, and improvements to STproducts and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. STproducts are sold pursuant to ST’s terms and conditions of sale in place at the time of order acknowledgement.
Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design ofPurchasers’ products.
No license, express or implied, to any intellectual property right is granted by ST herein.
Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.
ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to www.st.com/trademarks. All other product or servicenames are the property of their respective owners.
Information in this document supersedes and replaces information previously supplied in any prior versions of this document.
© 2019 STMicroelectronics – All rights reserved
STB30N65M2AG
DS12263 - Rev 2 page 15/15